Pro AV Catalog
 
Request Information
All Products

12-bit Mixed Signal Front-end IC for Powerline Networking

Model: AD9866

  • Low cost 3.3 V CMOS MxFETM for broadband modems
  • Integrated 23dBm line driver with 19.5dB gain control
  • 12-bit, 80 MSPS A/D converter
  • -12dB to +48dB low noise RxPGA
  • Third order programmable low-pass filter
Compare
Project List
Product Info
Tech Specs
Related Products
Documents
The AD9866 is a mixed-signal front end (MxFE) IC for transceiver applications requiring Tx and Rx path functionality with data rates up to 80 MSPS. Its flexible digital interface, power saving modes, and high Tx-to-Rx isolation make it well-suited for half- and full-duplex applications. The digital interface is extremely flexible allowing simple interfaces to digital back ends that support half- or full-duplex data transfers, thus often allowing the AD9866 to replace discrete ADC and DAC solutions. Power saving modes include the ability to reduce power consumption of individual functional blocks or to power down unused blocks in half-duplex applications. A serial port interface (SPI®) allows software programming of the various functional blocks. An on-chip PLL clock multiplier and synthesizer provide all the required internal clocks, as well as two external clocks from a single crystal or clock source.

The Tx signal path consists of a bypassable 2x/4x low-pass interpolation filter, a 12-bit TxDAC, and a line driver. The transmit path signal bandwidth can be as high as 34 MHz at an input data rate of 80 MSPS. The TxDAC provides differential current outputs that can be steered directly to an external load or to an internal low distortion current amplifier. The current amplifier (IAMP) can be configured as a current- or voltage-mode line driver (with two external npn transistors) capable of delivering in excess of 23dBm peak signal power. Tx power can be digitally controlled over a 19.5dB range in 0.5dB steps.

The receive path consists of a programmable amplifier (RxPGA), a tunable low pass filter (LPF), and a 12-bit ADC. The low noise RxPGA has a programmable gain range of -12dB to +48dB in 1dB steps. Its input referred noise is less than 3.3nV/?Hz for gain settings beyond 30dB. The receive path LPF cutoff frequency can be set over a 15MHz to 35MHz range or simply bypassed. The 12-bit ADC achieves excellent dynamic performance over a 5 MSPS to 80 MSPS span. Both the RxPGA and the ADC offer scalable power consumption allowing power/performance optimization.

The AD9866 provides a highly integrated solution for many broadband modems. It is available in a space saving, 64-lead lead frame chip scale package (LFCSP), and is specified over the commercial (-40°C to 85°C) temperature range.

  • Low cost 3.3 V CMOS MxFETM for broadband modems
  • Integrated 23dBm line driver with 19.5dB gain control
  • 12-bit, 80 MSPS A/D converter
  • -12dB to +48dB low noise RxPGA
  • Third order programmable low-pass filter
  • Flexible digital data path interface, half- and full-duplex operation
  • Various power-down/reduction modes
  • Internal clock multiplier (PLL)
  • Two auxiliary programmable clock outputs
  • Available in 64-pin chip scale package or bare die
  • Applications:
    • Powerline networking
    • VDSL and HPNA
    • Wireline communications
 
Request Information
 

Suggested Products