Pro AV Catalog
 
Request Information
All Products

Dual Rate Limiting Amplifier and Clock and Data Recovery IC

Model: ADN2811

  • Dual rate 2.5/2.7Gbps
  • 6mV quantizer sensitivity
  • ±100mV adjustable slice level
  • Internal MUX to Bypass CDR
  • 540 mW low power
Compare
Project List
Product Info
Tech Specs
Documents
The ADN2811 provides receiver functions of quantization, signal level detect and clock and data recovery at rates of OC-48 and the associated FEC rates. All SONET jitter requirements are met, including jitter transfer; jitter generation and jitter tolerance. All specifications are quoted for -40ºC to +85ºC ambient temperature unless otherwise noted.

The proprietary delay and phase-locked loop design of the ADN2811 provides unprecedented jitter performance for robust high-speed networking designs.

The device is intended for WDM system applications and can be used with either an external reference clock or an on-chip crystal oscillator. Both native rates and 15/14 rate digital wrappers rates are supported by the ADN2811, without any change of reference clock required. This device together with PIN diode and TIA preamplifier can implement a highly integrated, low cost, low power fiber optic receiver. The receiver front end Signal Detect circuit indicates when the input signal level has fallen below a user adjustable threshold.

  • Dual rate 2.5/2.7Gbps
  • 6mV quantizer sensitivity
  • ±100mV adjustable slice level
  • Internal MUX to Bypass CDR
  • 540 mW low power
  • 3.0 to 3.6V one supply
  • Loss-of-lock indicator
  • Single reference clock frequency for all rates
  • Integrated Limiting amplifier with adjustable slice
  • 48-lead LFCSP package (7 x 7 mm overall) small footprint
  • Exceeds all SONET/SDH requirements for jitter transfer, generation, and tolerance
  • Applications:
    • SONET OC-48, SDH STM-16, and 15/14 FEC
    • WDM transponders
    • Regenerators/repeaters
    • Test equipment
    • Backplane applications
 
Request Information
 

Suggested Products