Pro AV Catalog
 
Request Information
All Products

Mixed Signal DSP Controller

Model: ADSP-21991

  • ADSP-219x, 16-Bit, fixed point DSP core with up to 160 MIPS sustained performance
  • 40K words of on-chip RAM, configured as 32K words
  • On-chip 24-bit program RAM and 8K words on-chip 16-bit data RAM
  • External memory interface
  • Dedicated memory DMA controller for data/instruction
Compare
Project List
Product Info
Tech Specs
Documents
The ADSP-21991 is a mixed signal DSP controller based on the ADSP-219x DSP Core, suitable for a variety of high performance industrial motor control and signal processing applications that require the combination of a high performance DSP and the mixed signal integration of embedded control peripherals such as analog-to-digital conversion.

The ADSP-21991 integrates the fixed point ADSP-219x family base architecture with a serial port, an SPI compatible port, a DMA controller, three programmable timers, general-purpose Programmable Flag pins, extensive interrupt capabilities, onchip program and data memory spaces, and a complete set of embedded control peripherals that permits fast motor control and signal processing in a highly integrated environment.

The ADSP-21991 architecture is code compatible with previous ADSP-217x based ADMCxxx products. Although the architectures are compatible, the ADSP-21991, with ADSP-219x architecture, has a number of enhancements over earlier architectures. The enhancements to computational units, data address generators, and program sequencer make the ADSP-21991 more flexible and easier to program than the previous ADSP-21xx embedded DSPs.

Indirect addressing options provide addressing flexibility premodify with no update, pre- and post-modify by an immediate 8-bit, twos complement value and base address registers for easier implementation of circular buffering.

The ADSP-21991 integrates 40K words of on-chip memory configured as 32K words (24-bit) of program RAM, and 8K words (16-bit) of data RAM.

Fabricated in a high speed, low power, CMOS process, the ADSP-21991 operates with a 6.25ns instruction cycle time for a 160MHz CCLK and with a 6.67ns instruction cycle time for a 150MHz CCLK. All instructions, except two multiword instructions, execute in a single DSP cycle.

  • ADSP-219x, 16-Bit, fixed point DSP core with up to 160 MIPS sustained performance
  • 40K words of on-chip RAM, configured as 32K words
  • On-chip 24-bit program RAM and 8K words on-chip 16-bit data RAM
  • External memory interface
  • Dedicated memory DMA controller for data/instruction
  • Transfer between internal/external memory
  • Programmable PLL and flexible clock generation
  • Circuitry enables full speed operation from low speed input clocks
  • IEEE JTAG standard 1149.1 test access port supports
  • On-chip emulation and system debugging
  • Dual 16-bit auxiliary PWM outputs
  • 16 general-purpose flag I/O pins
  • Three programmable 32-bit interval timers
  • SPI communications port with master or slave operation
  • Synchronous Serial Communications Port (SPORT)
  • Capable of software UART emulation
  • Integrated watchdog timer
  • Dedicated peripheral interrupt controller with software priority control
  • Multiple boot modes
  • Precision 1V voltage reference
  • Applications
    • Industrial Motor Drives
    • Uninterruptible Power Supplies
    • Optical Networking Control
    • Data Acquisition Systems
    • Test and Measurement Systems
    • Portable Instrumentation
 
Request Information
 

Suggested Products